<node id="43312">
  <nid>43312</nid>
  <type>event</type>
  <uid>
    <user id="27187"><![CDATA[27187]]></user>
  </uid>
  <created>1255379866</created>
  <changed>1475891254</changed>
  <title><![CDATA[Timing Closure in Chip Design]]></title>
  <body><![CDATA[<p><strong>TITLE:</strong>  Timing Closure in Chip Design
</p>
<p><strong>SPEAKER:</strong>  Dr. Stephan Held (University of Bonn)
</p>
<p><strong>ABSTRACT:</strong>
</p>
<p>A central characteristic of a computer chip is the speed at which it processes data, determined by the time it takes electrical signals to travel through the chip. A major challenge in the design of a chip is to achieve timing closure, that is to find a physical realization fulfilling the speed specifications.
</p>
<p>We give an overview over the major tasks for optimizing the performance of computer chips and present several new algorithms. For the topology generation of repeater trees, we introduce a variant of the Steiner tree problem and present fast algorithm that balances efficiently between the resource consumption and performance.
</p>
<p>Another indispensable task is gate sizing, a discrete optimization problem with nonlinear or PDE constraints, for which a fast heuristic is introduced. The effectiveness in practice is demonstrated by comparing with newly developed lower bounds for the achievable delay.
</p>
<p>We conclude with a variant of the time-cost tradeoff problem from project management. In contrast to the usual formulation cycles are allowed. We present a new method to compute the time-cost tradeoff curve in such instances using combinatorial algorithms. Several problems in chip design can be modeled as time-cost tradeoff problems, e.g. threshold voltage optimization of plane assignment. </p>]]></body>
  <field_summary_sentence>
    <item>
      <value><![CDATA[Timing Closure in Chip Design]]></value>
    </item>
  </field_summary_sentence>
  <field_summary>
    <item>
      <value><![CDATA[Timing Closure in Chip Design]]></value>
    </item>
  </field_summary>
  <field_time>
    <item>
      <value><![CDATA[2008-10-21T16:00:00-04:00]]></value>
      <value2><![CDATA[2008-10-21T17:00:00-04:00]]></value2>
      <rrule><![CDATA[]]></rrule>
      <timezone><![CDATA[America/New_York]]></timezone>
    </item>
  </field_time>
  <field_fee>
    <item>
      <value><![CDATA[$0.00]]></value>
    </item>
  </field_fee>
  <field_extras>
      </field_extras>
  <field_audience>
      </field_audience>
  <field_media>
      </field_media>
  <field_contact>
    <item>
      <value><![CDATA[<strong>Anita  Race</strong><br />H. Milton Stewart School of Industrial and Systems Engineering<br /><a href="http://www.gatech.edu/contact/index.html?id=ar9">Contact Anita  Race</a>]]></value>
    </item>
  </field_contact>
  <field_location>
    <item>
      <value><![CDATA[]]></value>
    </item>
  </field_location>
  <field_sidebar>
    <item>
      <value><![CDATA[]]></value>
    </item>
  </field_sidebar>
  <field_phone>
    <item>
      <value><![CDATA[]]></value>
    </item>
  </field_phone>
  <field_url>
    <item>
      <url><![CDATA[]]></url>
      <title><![CDATA[]]></title>
            <attributes><![CDATA[]]></attributes>
    </item>
  </field_url>
  <field_email>
    <item>
      <email><![CDATA[]]></email>
    </item>
  </field_email>
  <field_boilerplate>
    <item>
      <nid><![CDATA[]]></nid>
    </item>
  </field_boilerplate>
  <links_related>
      </links_related>
  <files>
      </files>
  <og_groups>
          <item>1242</item>
      </og_groups>
  <og_groups_both>
          <item><![CDATA[School of Industrial and Systems Engineering (ISYE)]]></item>
      </og_groups_both>
  <field_categories>
          <item>
        <tid>1795</tid>
        <value><![CDATA[Seminar/Lecture/Colloquium]]></value>
      </item>
      </field_categories>
  <field_keywords>
          <item>
        <tid>5660</tid>
        <value><![CDATA[algorithms]]></value>
      </item>
          <item>
        <tid>3251</tid>
        <value><![CDATA[chip]]></value>
      </item>
      </field_keywords>
  <userdata><![CDATA[]]></userdata>
</node>
